## Green Mode Power Switch

## FSDH321, FSDL321

## Description

Each product in the FSDx321 (x for H, L) family consists of an integrated Pulse Width Modulator (PWM) and SENSEFET, and is specifically designed for high performance offline Switch Mode Power Supplies (SMPS) with minimal external components. Both devices are integrated high voltage power switching regulators which combine an avalanche rugged SENSEFET ${ }^{\circledR}$ with a current mode PWM control block. The integrated PWM controller features include: a fixed oscillator with frequency modulation for reduced EMI, Under Voltage Lock Out (UVLO) protection, Leading Edge Blanking (LEB), an optimized gate turn-on/turn-off driver, Thermal Shut Down (TSD) protection, Abnormal Over Current Protection (AOCP) and temperature compensated precision current sources for loop compensation and fault protection circuitry. When compared to a discrete MOSFET and controller or RCC switching converter solution, the FSDx321 devices reduce total component count, design size, weight while increasing efficiency, productivity and system reliability. Both devices provide a basic platform that is well suited for the design of cost-effective flyback converters.

## Features

- Internal Avalanche Rugged SENSEFET
- Consumes only 0.65 W at 240 VAC \& 0.3 W Load with Advanced Burst-Mode Operation
- Frequency Modulation for EMI Reduction
- Precision Fixed Operating Frequency
- Internal Start-up Circuit
- Pulse-by-Pulse Current Limiting
- Abnormal Over Current Protection (AOCP)
- Over Voltage Protection (OVP)
- Over Load Protection (OLP)
- Internal Thermal Shutdown Function (TSD)
- Auto-Restart Mode
- Under Voltage Lockout (UVLO)
- Low Operating Current (max. 3 mA )
- Adjustable Peak Current Limit
- Built-in Soft Start


## Applications

- SMPS for STB, Low Cost DVD Player
- Auxiliary Power for PC
- Adapter \& Charger

ON Semiconductor ${ }^{\circledR}$
www.onsemi.com

PIN CONFIGURATION

(Top View)


## MARKING DIAGRAM


Z = Assembly Code
Z = Assembly Code
= 2-digit Code (Year \& Week)
= 2-digit Code (Year \& Week)
= 2-digit Die-Run Code
= 2-digit Die-Run Code
Dx321 (x=H/L) = Specific Device Code
Dx321 (x=H/L) = Specific Device Code

## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

FSDH321, FSDL321

ORDERING INFORMATION

| Product Number | Package | Marking Code | BV $_{\text {DSs }}$ | fosc | R $_{\text {DS(ON })}$ | Shipping |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FSDH321 | 8DIP | DH321 | 650 V | 100 KHz | $14 \Omega$ | $3000 /$ Tube |
| FSDL321 | 8DIP | DL321 | 650 V | 50 KHz | $14 \Omega$ | $3000 /$ Tube |

Table 1. OUTPUT POWER TABLE

| Product | 230VAC $\pm 15 \%$ <br> (Note 3) |  | 85-265VAC |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Adapter <br> (Note 1) | Open <br> Frame <br> (Note 2) | Adapter <br> (Note 1) | Open <br> Frame <br> (Note 2) |
| FSDL321 | 11 W | 17 W | 8 W | 12 W |
| FSDH321 | 11 W | 17 W | 8 W | 12 W |

1. Typical continuous power in a non-ventilated enclosed adapter with sufficient drain pattern as a heat sinker, at $50^{\circ} \mathrm{C}$ ambient.
2. Maximum practical continuous power in an open frame design with sufficient drain pattern as a heat sinker, at $50^{\circ} \mathrm{C}$ ambient.
3. 230 VAC or $100 / 115$ VAC with doubler.


Figure 1. Typical Flyback Application


Figure 2. Functional Block Diagram of FSDx321

Table 2. PIN DEFINITIONS

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | GND | SENSEFET source terminal on primary side and internal control ground. |
| 2 | Vcc | Positive supply voltage input. Although connected to an auxiliary transformer winding, current is supplied from pin 5 (Vstr) via an internal switch during startup (see Internal Block Diagram section). It is not until Vcc reaches the UVLO upper threshold ( 12 V ) that the internal start-up switch opens and device power is supplied via the auxiliary transformer winding. |
| 3 | Vfb | The feedback voltage pin is the non-inverting input to the PWM comparator. It has a 0.9 mA current source connected internally while a capacitor and optocoupler are typically connected externally. A feedback voltage of 6 V triggers over load protection (OLP). There is a time delay while charging external capacitor Cfb from 3 V to 6 V using an internal $5 \mu \mathrm{~A}$ current source. This time delay prevents false triggering under transient conditions, but still allows the protection mechanism to operate under true overload conditions. |
| 4 | lpk | This pin adjusts the peak current limit of the SENSEFET. The feedback 0.9 mA current source is diverted to the parallel combination of an internal $2.8 \mathrm{k} \Omega$ resistor and any external resistor to GND on this pin to determine the peak current limit. If this pin is tied to Vcc or left floating, the typical peak current limit will be 0.7 A . |
| 5 | Vstr | This pin connects directly to the rectified AC line voltage source. At start up the internal switch supplies internal bias and charges an external storage capacitor placed between the Vcc pin and ground. Once the Vcc reaches 12 V , the internal switch is opened. |
| 6, 7, 8 | Drain | The drain pins are designed to connect directly to the primary lead of the transformer and are capable of switching a maximum of 650 V . Minimizing the length of the trace connecting these pins to the transformer will decrease leakage inductance. |

ABSOLUTE MAXIMUM RATINGS $\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right.$, unless otherwise specified)

| Symbol | Parameter | Ratings | Unit |
| :---: | :---: | :---: | :---: |
| $V_{\text {DRAIN }}$ | Drain Pin Voltage | 650 | V |
| $V_{\text {STR }}$ | Vstr Pin Voltage | 650 | V |
| $V_{\text {DG }}$ | Drain-Gate Voltage | 650 | V |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate-Source Voltage | $\pm 20$ | V |
| $\mathrm{I}_{\mathrm{DM}}$ | Drain Current Pulsed (Note 4) | 1.5 | A |
| ID | Continuous Drain Current ( $\left.\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}\right)$ | 0.7 | A |
|  | Continuous Drain Current ( $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ ) | 0.32 |  |
| $E_{\text {AS }}$ | Single Pulsed Avalanche Energy (Note 5) | 10 | mJ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 20 | V |
| $\mathrm{V}_{\mathrm{FB}}$ | Feedback Voltage Range | -0.3 to $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{P}_{\mathrm{D}}$ | Total Power Dissipation | 1.40 | W |
| $\mathrm{T}_{J}$ | Operating Junction Temperature | Internally limited | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Ambient Temperature | -25 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
4. Repetitive rating: Pulse width is limited by maximum junction temperature
5. $\mathrm{L}=24 \mathrm{mH}, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$

THERMAL CHARACTERISTICS $\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right.$, unless otherwise specified)

| Symbol | Parameter |  |  |  | Ratings | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| 8DIP |  |  |  |  |  |  |
| $\theta_{\text {JA }}$ | Junction-to-Ambient Thermal (Note 6) | 88.84 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |  |
| $\theta_{\text {JC }}$ | Junction-to-Case Thermal (Note 7) | 13.94 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |  |

NOTE: All items are tested with the standards JESD 51-2 and 51-10 (DIP).
6. Free standing with no heatsink; without copper clad

Measurement condition: Just before junction temperature $T_{j}$ enters into OTP
7. Measured on the DRAIN pin close to plastic interface

ELECTRICAL CHARACTERISTICS $\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Symbol | Parameter | Condition | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

SENSEFET SECTION

| IdSs | Zero-Gate Voltage Drain Current | $\mathrm{V}_{\mathrm{DS}}=650 \mathrm{~V}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ | - | - | 25 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\mathrm{DS}}=520 \mathrm{~V}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ | - | - | 200 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | Drain-Source On-State Resistance | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0.5 \mathrm{~A}$ | - | 14 | 19 | $\Omega$ |
| $\mathrm{gfs}_{\text {fs }}$ | Forward Trans-Conductance (Note 8) | $\mathrm{V}_{\mathrm{DS}}=50 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0.5 \mathrm{~A}$ | 1.0 | 1.3 | - | S |
| $\mathrm{C}_{\text {ISS }}$ | Input Capacitance | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ | - | 162 | - | pF |
| Coss | Output Capacitance |  | - | 18 | - |  |
| $\mathrm{C}_{\mathrm{RSS}}$ | Reverse Transfer Capacitance |  | - | 3.8 | - |  |
| $\mathrm{t}_{\mathrm{d}(\mathrm{on})}$ | Turn-On Delay Time | $\mathrm{V}_{\mathrm{DS}}=325 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1.0 \mathrm{~A}$ | - | 9.5 | - | ns |
| $\mathrm{tr}_{r}$ | Rise Time |  | - | 19 | - |  |
| $\mathrm{t}_{\mathrm{d} \text { (off) }}$ | Turn-Off Delay Time |  | - | 33 | - |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time |  | - | 42 | - |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=325 \mathrm{~V}$ | - | 7.0 | - | nC |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge |  | - | 3.1 | - |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain (Miller) Charge |  | - | 0.4 | - |  |

CONTROL SECTION

| fosc | Switching Frequency | FSDH321 | 90 | 100 | 110 | KHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta \mathrm{f}_{\text {MOD }}$ | Switching Frequency Modulation |  | $\pm 2.5$ | $\pm 3.0$ | $\pm 3.5$ |  |
| fosc | Switching Frequency | FSDL321 | 45 | 50 | 55 | KHz |
| $\Delta \mathrm{f}_{\text {MOD }}$ | Switching Frequency Modulation |  | $\pm 1.0$ | $\pm 1.5$ | $\pm 2.0$ |  |
| $\Delta \mathrm{f}$ Osc | Switching Frequency Variation (Note 9) | $-25^{\circ} \mathrm{C} \leq \mathrm{Ta} \leq 85^{\circ} \mathrm{C}$ | - | $\pm 5$ | $\pm 10$ | \% |
| $\mathrm{D}_{\text {MAX }}$ | Maximum Duty Cycle | FSDH321 | 62 | 67 | 72 | \% |
|  |  | FSDL321 | 71 | 77 | 83 |  |
| $V_{\text {Start }}$ | UVLO Threshold Voltage | $\mathrm{V}_{\mathrm{FB}}=\mathrm{GND}$ | 11 | 12 | 13 | V |
| $\mathrm{V}_{\text {STOP }}$ |  | $V_{\text {FB }}=\mathrm{GND}$ | 7 | 8 | 9 |  |
| $\mathrm{I}_{\text {FB }}$ | Feedback Source Current | $\mathrm{V}_{\mathrm{FB}}=\mathrm{GND}$ | 0.7 | 0.9 | 1.1 | mA |
| $\mathrm{t}_{\text {S/S }}$ | Internal Soft Start Time | $\mathrm{V}_{\mathrm{FB}}=4 \mathrm{~V}$ | 10 | 15 | 20 | ms |

BURST MODE SECTION

| $\mathrm{V}_{\text {BURH }}$ | Burst Mode Voltage | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 0.4 | 0.5 | 0.6 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {BURL }}$ |  | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 0.25 | 0.35 | 0.45 | V |
| $\mathrm{V}_{\text {BUR(HYST) }}$ |  | Hysteresis | - | 150 | - | mV |

PROTECTION SECTION

| $\mathrm{I}_{\text {LIM }}$ | Peak Current Limit | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}, \Delta \mathrm{i} / \Delta \mathrm{t}=250 \mathrm{~mA} / \mu \mathrm{s}$ | 0.6 | 0.7 | 0.8 | A |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CLD}}$ | Current Limit Delay Time (Note 10) | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ | - | 600 | - | ns |
| $\mathrm{T}_{\mathrm{SD}}$ | Thermal Shutdown Temperature <br> (Note 10) |  | 125 | 140 | - | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {SD }}$ | Shutdown Feedback Voltage |  | 5.5 | 6.0 | 6.5 | V |
| $\mathrm{~V}_{\text {OVP }}$ | Over Voltage Protection |  | 18 | 19 | 20 | V |
| $\mathrm{I}_{\mathrm{DELAY}}$ | Shutdown Delay Current | $\mathrm{V}_{\mathrm{FB}}=4 \mathrm{~V}$ | 3.5 | 5.0 | 6.5 | $\mu \mathrm{~A}$ |
| $\mathrm{t}_{\text {LEB }}$ | Leading Edge Blanking Time |  | 200 | - | - | ns |

ELECTRICAL CHARACTERISTICS ( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ unless otherwise noted) (continued)

| Symbol | Parameter | Condition | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: | | TOTAL DEVICE SECTION |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{I}_{\mathrm{OP}}$ | Operating Supply Current (control part <br> only) | $\mathrm{V}_{\mathrm{CC}}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0 \mathrm{~V}$ | 1 | 3 | 5 |
| $\mathrm{I}_{\mathrm{CH}}$ | Start-Up Charging Current | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | 0.7 | 0.85 | 1.0 |
| $\mathrm{~V}_{\mathrm{STR}}$ | Vstr Supply Voltage | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | 35 | - | - |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
8. Pulse test: Pulse width $\leq 300$ us, duty $\leq 2 \%$
9. These parameters, although guaranteed, are tested in EDS (wafer test) process
10. These parameters, although guaranteed, are not $100 \%$ tested in production

Table 3. COMPARISON BETWEEN FSDM311 AND FSDx321

| Function | FSDM311 | FSDx321 | FSDx321 Advantages |
| :---: | :---: | :---: | :---: |
| Soft-Start | 15 ms | 15 ms | (same for both devices) <br> - Gradually increasing current limit during soft-start further reduces peak current and voltage stresses <br> - Eliminates external components used for soft-start in most applications <br> - Reduces or eliminates output overshoot |
| External Current Limit | not applicable | Programmable of default current limit | - Smaller transformer <br> - Allows power limiting (constant over-load power) <br> - Allows use of larger device for lower losses and higher efficiency |
| Frequency Modulation | not applicable | $\begin{aligned} & \pm 3.0 \mathrm{KHz} @ 100 \mathrm{KHz} \\ & \pm 1.5 \mathrm{KHz} @ 50 \mathrm{KHz} \end{aligned}$ | - Reduces conducted EMI |
| Burst Mode Operation | Built into controller | Built into controller | (same for both devices) <br> - Improves light load efficiency <br> - Reduces power consumption at no-load <br> - Transformer audible noise reduction |
| Drain Creepage at Package | 7.62 mm | 7.62 mm | (same for both devices) <br> - Greater immunity to arcing provoked by dust, debris and other contaminants |

## Typical Performance Characteristics (Control Part)

(These characteristic graphs are normalized at $\mathrm{Ta}=25^{\circ} \mathrm{C}$ )


Figure 3. Operating Frequency (Fosc) vs. Ta


Figure 5. Maximum Duty Cycle ( $\mathrm{D}_{\mathrm{MAX}}$ ) vs. Ta


Figure 7. Start Threshold Voltage ( $\mathrm{V}_{\text {START }}$ ) vs. Ta


Figure 4. Frequency Modulation ( $\Delta \mathrm{F}_{\mathrm{MOD}}$ ) vs. Ta


Figure 6. Operating Supply Current (lop) vs. Ta


Figure 8. Stop Threshold Voltage ( $\mathrm{V}_{\text {Stop }}$ ) vs. Ta

## Typical Performance Characteristics (Control Part) (continued)

(These characteristic graphs are normalized at $\mathrm{Ta}=25^{\circ} \mathrm{C}$ )


Figure 9. Feedback Source Current ( $\mathrm{l}_{\mathrm{FB}}$ ) vs. Ta


Figure 11. Peak Current Limit (llim) vs. Ta


Figure 13. Over Voltage Protection (Vovp) vs. Ta


Figure 10. Start Up Charging Current ( $\mathrm{I}_{\mathrm{CH}}$ ) vs. Ta


Figure 12. Burst Peak Current ( $\left.\mathrm{I}_{\mathrm{BUR}(\mathrm{pk})}\right)$ vs. Ta

## FUNCTIONAL DESCRIPTION

## Startup

In previous generations of Power Switches the Vstr pin had an external resistor to the DC input voltage line. In this generation the startup resistor is replaced by an internal high voltage current source and a switch that shuts off when 15 ms goes by after the supply voltage, Vcc, gets above 12 V . The source turns back on if Vcc drops below 8 V .


Figure 14. High Voltage Current Source

## Feedback Control

The FSDx321 employs current mode control, as shown in Figure 15. An opto-coupler (such as the H11A817A) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the Rsense resistor plus an offset voltage makes it possible to control the switching duty cycle. When the KA431 reference pin voltage exceeds the internal reference voltage of 2.5 V , the optocoupler LED current increases, the feedback voltage Vfb is pulled down and it reduces the duty cycle. This event typically happens when the input voltage is increased or the output load is decreased.


Figure 15. Pulse Width Modulation (PWM) Circuit

## Leading Edge Blanking (LEB)

At the instant the internal SENSEFET is turned on, the primary side capacitance and secondary side rectifier diode reverse recovery typically cause a high current spike through the SENSEFET. Excessive voltage across the Rsense resistor leads to incorrect feedback operation in the current mode PWM control. To counter this effect, the power switch employs a leading edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for a short time ( $\mathrm{t}_{\mathrm{LEB}}$ ) after the SENSEFET is turned on.

## Protection Circuits

The power switch has several protective functions such as over load protection (OLP), over voltage protection (OVP), abnormal over current protection (AOCP), under voltage lock out (UVLO) and thermal shutdown (TSD). Because these protection circuits are fully integrated inside the IC without external components, the reliability is improved without increasing cost. Once a fault condition occurs, switching is terminated and the SENSEFET remains off. This causes Vcc to fall. When Vcc reaches the UVLO stop voltage $\mathrm{V}_{\text {STOP }}(8 \mathrm{~V})$, the protection is reset and the internal high voltage current source charges the Vcc capacitor via the Vstr pin. When Vcc reaches the UVLO start voltage $V_{\text {START }}$ ( 12 V ), the power switch resumes its normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power SENSEFET until the fault condition is eliminated.

## Over Load Protection (OLP)

Overload is defined as the load current exceeding a pre-set level due to an unexpected event. In this situation, the protection circuit should be activated in order to protect the SMPS. However, even when the SMPS is operating normally, the over load protection (OLP) circuit can be activated during the load transition. In order to avoid this undesired operation, the OLP circuit is designed to be activated after a specified time to determine whether it is a transient situation or an overload situation. In conjunction with the Ipk current limit pin (if used) the current mode feedback path would limit the current in the SENSEFET when the maximum PWM duty cycle is attained. If the output consumes more than this maximum power, the output voltage (Vo) decreases below its rating voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage $\left(\mathrm{V}_{\mathrm{FB}}\right)$. If $\mathrm{V}_{\mathrm{FB}}$ exceeds 3 V , the feedback input diode is blocked and the $5 \mu \mathrm{~A}$ current source (I $\mathrm{I}_{\text {DLAY }}$ ) starts to charge Cfb slowly up to Vcc. In this condition, $\mathrm{V}_{\mathrm{FB}}$ increases until it reaches 6 V , when the switching operation is terminated as shown in Figure 16. The shutdown delay time is the time required to charge Cfb from 3 V to 6 V with $5 \mu \mathrm{~A}$ current source.


Figure 16. Over Load Protection (OLP)

## Thermal Shutdown (TSD)

The SENSEFET and the control IC are integrated, making it easier for the control IC to detect the temperature of the SENSEFET. When the temperature exceeds approximately $145^{\circ} \mathrm{C}$, thermal shutdown is activated.

## Abnormal Over Current Protection (AOCP)

Even though the power switch has OLP (Over Load Protection) and current mode PWM feedback, these are not enough to protect the power switch when a secondary side diode short or a transformer pin short occurs. In addition to start-up, soft-start is also activated at each restart attempt during auto-restart and when restarting after latch mode is activated. The power switch has an internal AOCP (Abnormal Over Current Protection) circuit, as shown in Figure 17. When the gate turn-on signal is applied to the power SENSEFET, the AOCP block is enabled and monitors the current through the sensing resistor. The voltage across the resistor is then compared with a preset AOCP level. If the sensing resistor voltage is greater than the AOCP level, pulse-by-pulse AOCP is triggered regardless of uncontrollable LEB time. Here, pulse-by-pulse AOCP stops the SENSEFET within 350 ns after it is activated.


Figure 17. Abnormal Over Current Protection (AOCP)

## Over Voltage Protection (OVP)

In the event of a malfunction in the secondary side feedback circuit, or an open feedback loop caused by a soldering defect, the current through the opto-coupler transistor becomes almost zero (refer to Figure 15). Then, $\mathrm{V}_{\mathrm{FB}}$ climbs up in a similar manner to the over load situation, forcing the preset maximum current to be supplied to the SMPS until the over load protection is activated. Because excess energy is provided to the output, the output voltage may exceed the rated voltage before the over load protection is activated, resulting in the breakdown of the devices in the secondary side. In order to prevent this situation, an over voltage protection (OVP) circuit is employed. In general, $\mathrm{V}_{\mathrm{CC}}$ is proportional to the output voltage and the power switch uses $\mathrm{V}_{\mathrm{CC}}$ instead of directly monitoring the output voltage. If $\mathrm{V}_{\mathrm{CC}}$ exceeds 19 V , OVP circuit is activated resulting in termination of the switching operation. In order to avoid undesired activation of OVP during normal operation, Vcc should be properly designed to be below 19 V.

## Soft Start

The power switch has an internal soft start circuit that slowly increases the feedback voltage together with the SENSEFET current after it starts up. The typical soft start time is 15 ms , as shown in Figure 18, where progressive increments of the SENSEFET current are allowed during the start-up phase. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased with the intention of smoothly establishing the required output voltage. It also helps to prevent transformer saturation and reduce the stress on the secondary diode.


Figure 18. Soft Start Function

## Burst Operation

In order to minimize power dissipation in standby mode, the power switch enters burst mode operation. As the load decreases, the feedback voltage decreases. As shown in Figure 19, the device automatically enters burst mode when the feedback voltage drops below $\mathrm{V}_{\text {BURH }}(500 \mathrm{mV})$. Switching still continues but the current limit is set to a fixed limit internally to minimize flux density in the transformer. The fixed current limit is larger than that defined by $\mathrm{V}_{\mathrm{FB}}=$ $\mathrm{V}_{\mathrm{BURH}}$ and therefore, $\mathrm{V}_{\mathrm{FB}}$ is driven down further. Switching continues until the feedback voltage drops below $V_{\text {BURL }}(350 \mathrm{mV})$. At this point switching stops and the
output voltages start to drop at a rate dependent on the standby current load. This causes the feedback voltage to rise. Once it passes $\mathrm{V}_{\mathrm{BURH}}$, switching resumes. The feedback voltage then falls and the process repeats. Burst mode operation alternately enables and disables switching of the Sense FET and reduces switching loss in Standby mode.


Figure 19. Burst Operation Function

## Frequency Modulation

Modulating the switching frequency of a switched power supply can reduce EMI. Frequency modulation can reduce EMI by spreading the energy over a wider frequency range than the bandwidth measured by the EMI test equipment. The amount of EMI reduction is directly related to the depth of the reference frequency. As can be seen in Figure 20, the frequency changes from 97 KHz to 103 KHz in 4 ms for the FSDH321 ( 48.5 KHz to 51.5 KHz for FSDL321). Frequency modulation allows the use of a cost effective inductor instead of an AC input mode choke to satisfy the requirements of world wide EMI limits.


Figure 20. Frequency Modulation Waveform


Figure 21. KA5-series Power Switch Full Range EMI Scan ( 67 KHz , no Frequency Modulation) with DVD Player SET


Figure 22. FSDX-series Power Switch Full Range EMI Scan ( 67 KHz , with Frequency Modulation) with DVD Player SET

## Adjusting Peak Current Limit

As shown in Figure 23, a combined $2.8 \mathrm{k} \Omega$ internal resistance is connected to the non-inverting lead on the PWM comparator. An external resistance of Rx on the current limit pin forms a parallel resistance with the $2.8 \mathrm{k} \Omega$ when the internal diodes are biased by the main current source of $900 \mu \mathrm{~A}$.


Figure 23. Peak Current Limit Adjustment

For example, FSDx321 has a typical SENSEFET peak current limit ( $\mathrm{I}_{\mathrm{LIM}}$ ) of 0.7 A . ILIM can be adjusted to 0.5 A by inserting Rx between the Ipk pin and the ground. The value of the Rx can be estimated by the following equations:

$$
\begin{gather*}
0.7 \mathrm{~A}: 0.5 \mathrm{~A}=2.8 \mathrm{k} \Omega: \mathrm{Xk} \Omega  \tag{eq.1}\\
\mathrm{X}=\mathrm{Rx} \| 2.8 \mathrm{k} \Omega \tag{eq.2}
\end{gather*}
$$

( X represents the resistance of the parallel network)

## Methods of Reducing Audible Noise

Switching mode power converters have electronic and magnetic components, which generate audible noises when the operating frequency is in the range of $20 \sim 20,000 \mathrm{~Hz}$. Even though they operate above 20 kHz , they can make noise depending on the load condition. Designers can employ several methods to reduce these noises. Here are three of these methods:

## Glue or Varnish

The most common method involves using glue or varnish to tighten magnetic components. The motion of core, bobbin and coil and the chattering or magnetostriction of core can cause the transformer to produce audible noise. The use of rigid glue and varnish helps reduce the transformer noise. But, it also can crack the core. This is because sudden changes in the ambient temperature cause the core and the glue to expand or shrink in a different ratio according to the temperature.

## Ceramic Capacitor

Using a film capacitor instead of a ceramic capacitor as a snubber capacitor is another noise reduction solution. Some dielectric materials show a piezoelectric effect depending on the electric field intensity. Hence, a snubber capacitor becomes one of the most significant sources of audible noise. It is considerable to use a zener clamp circuit instead of an RCD snubber for higher efficiency as well as lower audible noise.

## Adjusting Sound Frequency

Moving the fundamental frequency of noise out of $2 \sim 4 \mathrm{kHz}$ range is the third method. Generally, humans are more sensitive to noise in the range of $2 \sim 4 \mathrm{kHz}$. When the fundamental frequency of noise is located in this range, one perceives the noise as louder although the noise intensity level is identical. Refer to Figure 24. Equal Loudness Curves.

When power switch acts in Burst mode and the Burst operation is suspected to be a source of noise, this method may be helpful. If the frequency of Burst mode operation lies
in the range of $2 \sim 4 \mathrm{kHz}$, adjusting feedback loop can shift the Burst operation frequency. In order to reduce the Burst operation frequency, increase a feedback gain capacitor $\left(\mathrm{C}_{\mathrm{F}}\right)$, opto-coupler supply resistor $\left(\mathrm{R}_{\mathrm{D}}\right)$ and feedback capacitor $\left(C_{B}\right)$ and decrease a feedback gain resistor $\left(R_{F}\right)$ as shown in Figure 25. Typical Feedback Network of power switch.


Figure 24. Equal Loudness Curves


Figure 25. Typical Feedback Network of Power Switch

## Other Reference Materials

AN-4134: Design Guidelines for Off-line Forward Converters Using ON Semiconductor Power Switch

AN-4137: Design Guidelines for Off-line Flyback Converters Using ON Semiconductor Power Switch
AN-4140: Transformer Design Consideration for Off-line Flyback Converters using ON Semiconductor Power Switch

AN-4141: Troubleshooting and Design Tips for ON Semiconductor Power Switch Flyback Applications

AN-4147: Design Guidelines for RCD Snubber of Flyback
AN-4147: Audible Noise Reduction Techniques for FPS Applications

Table 4. TYPICAL APPLICATION CIRCUIT

| Application | Output Power | Input Voltage | Output Voltage (Max Current) |
| :---: | :---: | :---: | :---: |
| PC Auxiliary Power Supply | 10 W | DC $140 \sim 375 \mathrm{~V}$ | $5.0 \mathrm{~V}(2.0 \mathrm{~A})$ |

## Features

- High efficiency (> 70\% at full load, full input range)
- Low standby mode power consumption (<1 W at DC 375 V input and 0.5 W load)
- Low component count
- Enhanced system reliability through various protection functions
- Low EMI through frequency modulation
- Internal soft-start ( 15 ms )


## Key Design Notes

- The delay time for over load protection is designed to be about 13 ms with C104 of 22 nF . If faster/slower triggering of OLP is required, C104 can be changed to a smaller/larger value (eg. 47 nF for about 30 ms ).
- The pule-by-pulse peak current limit level( $\mathrm{I}_{\mathrm{LIM}}$ ) is set to default value 0.7 A by floating the Ipk pin (\#4).
- R102 and C101 clamp the DRAIN voltage of MOSFET below 650 V under all conditions.


## Schematic



Figure 26. 10 W PC Auxiliary Power Circuit

FSDH321, FSDL321


Figure 27. Transformer Schematic Diagram

Table 5. WINDING SPECIFICATION

|  | Pin (S $\rightarrow$ F) | Wire | Turns | Winding Method |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{N}_{\mathrm{p}} / 2$ | $3 \rightarrow 2$ | $0.15 \varphi \times 1$ | 80 | Solenoid Winding |
| Insulation: Polyester Tape $\mathrm{t}=0.050 \mathrm{~mm}, 3$ Layers |  |  |  |  |
| $\mathrm{N}_{5 \mathrm{~V}}$ | $10 \rightarrow 7$ | $0.55 \varphi \times 1$ | 12 | Solenoid Winding |
| Insulation: Polyester Tape $\mathrm{t}=0.050 \mathrm{~mm}, 3$ Layers |  |  |  |  |
| $\mathrm{N}_{\mathrm{MV} \text { cc }}$ | $4 \rightarrow 6$ | $0.20 \varphi \times 1$ | 40 | Solenoid Winding |
| Insulation: Polyester Tape $\mathrm{t}=0.050 \mathrm{~mm}, 3$ Layers |  |  |  |  |
| $\mathrm{N}_{\text {P/2 }}$ | $2 \rightarrow 1$ | $0.15 \varphi \times 1$ | 80 | Solenoid Winding |
| Insulation: Polyester Tape $\mathrm{t}=0.050 \mathrm{~mm}, 3$ Layers |  |  |  |  |
| $\mathrm{N}_{\mathrm{a}}$ | $5 \rightarrow 6$ | $0.20 \varphi \times 1$ | 34 | Solenoid Winding |
| Outer Insulation: Polyester Tape $\mathrm{t}=0.050 \mathrm{~mm}, 3$ Layers |  |  |  |  |

Table 6. ELECTRICAL CHARACTERISTICS

|  | Pin | Spec. | Remark |
| :---: | :---: | :---: | :---: |
| Inductance | $1-3$ | 1.8 mH | $1 \mathrm{kHz}, 1 \mathrm{~V}$ |
| Leakage | $1-3$ | $100 \mu \mathrm{H}$ | $2^{\text {nd }}$ side all short |

## Core \& Bobbin

Core: EER1625
Bobbin: EER1625

FSDH321, FSDL321

Table 7. DEMO CIRCUIT PART LIST

| Part | Value | Note | Part | Value | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resistor |  |  | Inductor |  |  |
| R101 | 680 K | 1 W | L201 | 10 uH | - |
| R102 | 100 K | 1 W |  |  |  |
| R103 | 10 | 1/4 W | Diode |  |  |
| R104 | 10 | 1/4 W | D101 | UF4007 | PN Ultra Fast |
| R201 | 1 K | 1/4 W | D102 | 1N4937 | PN Ultra Fast |
| R202 | 330 | 1/4 W | D103 | 1N4937 | PN Ultra Fast |
| R203 | 2 K | 1/4 W | D201 | SB360 | Schottky |
| R204 | 2 K | 1/4 W | ZD1 | 1N4746A | 18V Zener |
|  |  |  | ZD2 | 1N4746A | 18V Zener |
| Capacitor |  |  |  |  |  |
| C101 | $10 \mathrm{nF} / 630 \mathrm{~V}$ | Film | IC |  |  |
| C102 | $47 \mathrm{uF} / 50 \mathrm{~V}$ | Electrolytic | IC101 | FSDH321 | Power Switch |
| C103 | $10 \mathrm{uF} / 50 \mathrm{~V}$ | Electrolytic | IC201 | KA431 (TL431) | Voltage reference |
| C104 | $22 \mathrm{nF} / 50 \mathrm{~V}$ | Film | IC301 | H11A817A | Opto-Coupler |
| C201 | $1000 \mathrm{uF} / 16 \mathrm{~V}$ | Electrolytic |  |  |  |
| C202 | $100 \mathrm{nF} / 50 \mathrm{~V}$ | Ceramic |  |  |  |
| C203 | $1 \mathrm{uF} / 100 \mathrm{~V}$ | Electrolytic |  |  |  |
| C204 | 470 uF / 16 V | Electrolytic |  |  |  |
| C301 | $2.2 \mathrm{nF} / 35 \mathrm{~V}$ | Ceramic |  |  |  |

FSDH321, FSDL321

## PACKAGE DIMENSIONS

PDIP8 9.42x6.38, 2.54P
CASE 646CM
ISSUE O


NOTES:
A. CONFORMS TO JEDEC MS-001, VARIATION BA
B. ALL DIMENSIONS ARE IN MILLIMETERS
C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS
D. DIMENSIONS AND TOLERANCES PER ASME

Y14.5M-2009

SENSEFET is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

> ON Semiconductor and $0 N$ are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmuless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Email Requests to: orderlit@onsemi.com
ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT
North American Technical Support: Europe, Middle East and Africa Technical Support:
Voice Mail: 1 800-282-9855 Toll Free USA/Canada
Phone: 011421337902910

For additional information, please contact your local Sales Representative

